samsungsemiconductor

Principal Engineer, SOC Design

Apply Now

At a Glance

Location
San Jose, California, United States
Employment
employment_required
Experience
20+ years
Posted
2026-02-23T16:41:23-05:00

Key Requirements

Required Skills

Excel

Domain Knowledge

  • Education
  • Medical

Requirements

Hands on knowledge & experience in ASIC design flow from design to tape out.

Experience & Good knowledge in ATE vector generation, testing and silicon bring up.

Experience in the commercial IPs such as UCIe, CPU, Ethernet, and DDR interfaces.

Experience in SoC level synthesis, timing analysis, lint check, CDC checks.

Experience in interfacing 3

party service companies for DFT/PI/PD.

Responsibilities

The DRAM Development Lab (DDL) is part of Samsung’s Memory Business Unit, the industry's technology and volume leader in DRAM, HBM and NAND Flash.  DDL’s vision is to solve key problems of Cloud & Data center by developing the new technology for memory and storage.

The SOC team within DDL focuses on the development of silicon solutions.

We are an integral part of Samsung’s strong R&D focus & lab innovation engine.

We work closely with development teams to bring feature innovation to product roadmaps.

Come join the team that is creating new computing system architectures needed to support emerging machine learning applications, data analytics and edge computing.

You’ll focus on enhancement of memory and storage capability by developing prototype and production controllers.